Hitachi H8/3032 Series Hardware Manual page 264

Table of Contents

Advertisement

Downloaded from
Elcodis.com
electronic components distributor
Timing of Disabling of ITU Output by External Trigger: If the XTGD bit is cleared to 0 in
TOCR in reset-synchronized PWM mode or complementary PWM mode, when an input capture
A signal occurs in channel 1, the master enable bits are cleared to 0 in TOER, disabling ITU
output. Figure 8-55 shows the timing.
ø
TIOCA1 pin
Input capture
signal
TOER
ITU output
ITU output
pins
N: Arbitrary setting (H'C1 to H'FF)
Figure 8-55 Timing of Disabling of ITU Output by External Trigger (Example)
Timing of Output Inversion by TOCR: The output levels in reset-synchronized PWM mode and
complementary PWM mode can be inverted by inverting the output level select bits (OLS4 and
OLS3) in TOCR. Figure 8-56 shows the timing.
ø
Address
TOCR
ITU output pin
Figure 8-56 Timing of Inverting of ITU Output Level by Writing to TOCR (Example)
N
H'C0
I/O port
Generic
ITU output
input/output
T
T
T
1
2
TOCR address
249
N
H'C0
ITU output
I/O port
Generic
ITU output
input/output
3
Inverted

Advertisement

Table of Contents
loading

Table of Contents