Rules For Combining I/O Standards In The Same Bank - Xilinx Virtex-5 FPGA User Manual

Hide thumbs Also See for Virtex-5 FPGA:
Table of Contents

Advertisement

Chapter 6: SelectIO Resources

Rules for Combining I/O Standards in the Same Bank

The following rules must be obeyed to combine different input, output, and bidirectional
standards in the same bank:
1.
2.
3.
4.
5.
The implementation tools enforce these design rules.
298
Combining output standards only. Output standards with the same output V
requirement can be combined in the same bank.
Compatible example:
SSTL2_I and LVDCI_25 outputs
Incompatible example:
SSTL2_I (output V
CCO
LVCMOS33 (output V
Combining input standards only. Input standards with the same V
requirements can be combined in the same bank.
Compatible example:
LVCMOS15 and HSTL_IV inputs
Incompatible example:
LVCMOS15 (input V
CCO
LVCMOS18 (input V
CCO
Incompatible example:
HSTL_I_DCI_18 (V
REF
HSTL_IV_DCI_18 (V
REF
Combining input standards and output standards. Input standards and output
standards with the same V
Compatible example:
LVDS_25 output and HSTL_I input
Incompatible example:
LVDS_25 output (output V
HSTL_I_DCI_18 input (input V
Combining bidirectional standards with input or output standards. When
combining bidirectional I/O with other standards, make sure the bidirectional
standard can meet the first three rules.
Additional rules for combining DCI I/O standards.
a.
No more than one Single Termination type (input or output) is allowed in the same
bank.
Incompatible example:
HSTL_IV_DCI input and HSTL_III_DCI input
b. No more than one Split Termination type (input or output) is allowed in the same
bank.
Incompatible example:
HSTL_I_DCI input and HSTL_II_DCI input
www.xilinx.com
= 2.5V) and
= 3.3V) outputs
CCO
= 1.5V) and
= 1.8V) inputs
= 0.9V) and
= 1.1V) inputs
requirement can be combined in the same bank.
CCO
= 2.5V) and
CCO
= 1.8V)
CCO
CCO
and V
CCO
REF
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009

Advertisement

Table of Contents
loading

Table of Contents