ST STM32WL55JC Reference Manual page 1439

Advanced arm-based 32-bit mcus with sub-ghz radio solution
Table of Contents

Advertisement

RM0453
38.14.11 BPU CoreSight component identity register 2 (BPU_CIDR2)
Address offset: 0xFF8
Reset value: 0x0000 0005
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0 PREAMBLE[19:12]: component ID bits [23:16]
0x05: Common ID value
38.14.12 BPU CoreSight component identity register 3 (BPU_CIDR3)
Address offset: 0xFFC
Reset value: 0x0000 00B1
31
30
29
28
Res.
Res.
Res.
Res.
15
14
13
12
Res.
Res.
Res.
Res.
Bits 31:8 Reserved, must be kept at reset value.
Bits 7:0 PREAMBLE[27:20]: component ID bits [31:24]
0xB1: Common ID value
38.14.13 CPU2 BPU register map and reset values
Offset Register name
BPU_CTRLR
0x000
Reset value
27
26
25
Res.
Res.
Res.
11
10
9
Res.
Res.
Res.
27
26
25
Res.
Res.
Res.
11
10
9
Res.
Res.
Res.
Table 287. CPU2 BPU register map and reset values
RM0453 Rev 2
24
23
22
21
Res.
Res.
Res.
Res.
8
7
6
5
Res.
r
r
r
24
23
22
21
Res.
Res.
Res.
Res.
8
7
6
5
Res.
r
r
r
0
Debug support (DBG)
20
19
18
Res.
Res.
Res.
4
3
2
PREAMBLE[19:12]
r
r
r
20
19
18
Res.
Res.
Res.
4
3
2
PREAMBLE[27:20]
r
r
r
0
0
0
0
0
0
1
0
0
17
16
Res.
Res.
1
0
r
r
17
16
Res.
Res.
1
0
r
r
0
0 0
1439/1454
1441

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32WL55JC and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Stm32wl5 seriesStm32wl54 series

Table of Contents

Save PDF