Xilinx Virtex UltraScale+ FPGAs User Manual page 69

Gtm transceivers
Table of Contents

Advertisement

PRBS-13
PRBS-15
PRBS-23
PRBS-31
Alternating 1'b0 and 1'b1
Square Wave with 64 UI Period
CH0/1_TXDATA
Ports and Attributes
The following table defines the pattern generator ports.
Table 38: Pattern Generator Ports
Port Name
CH[0/1]_TXPRBSPTN[3:0]
CH[0/1]_TXPRBSINERR
CH[0/1]_TXQPRBSEN
The following table defines the pattern generator attribute.
UG581 (v1.0) January 4, 2019
Virtex UltraScale+ GTM Transceivers
TX Pattern Generator Block
Figure 32:
PRBS-7
PRBS-9
FIFO
Dir
Clock Domain
In
CH[0/1]_TXUSRCLK2
In
CH[0/1]_TXUSRCLK2
In
CH[0/1]_TXUSRCLK2
Error
Insertions
Transmitter pattern generator control.
4'b0000: Standard operation mode (test
pattern generation is off)
4'b0001: PRBS-7
4'b0010: PRBS-9
4'b0011: PRBS-15
4'b0100: PRBS-23
4'b0101: PRBS-31
4'b0110: PRBS-13
4'b1000: Reserved
4'b1001: Alternating 1b'0 and 1'b1
4'b1010: Square wave with 64 UI period
When this port is driven High, a single error is
forced in the PRBS transmitter for every
CH[0/1]_TXUSRCLK2 clock cycle that the port is
asserted.
When CH[0/1]_TXPRBSPTN is set to 4'b0000, this
port does not affect CH[0/1]_TXDATA.
Reserved. This port must always be set to 1'b0.
Send Feedback
Chapter 3: Transmitter
Polarity
Inversion
X22032-112618
Description
www.xilinx.com
69

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents