Xilinx Virtex UltraScale+ FPGAs User Manual page 109

Gtm transceivers
Table of Contents

Advertisement

When the Integrated KP4 RS-FEC is configured in 2 x 50G mode, the overall statistics for slice
0's decoder are reported on FECRX0*, with slice 0 lane 0's statistics on FECRXLN0*, and slice 0
lane 1's statistics on FECRXLN1*. The overall statistics for slice 1's decoder are reported on
FECRX1*, with slice 0 lane 0's statistics on FECRXLN2*, and slice 0 lane 1's statistics on
FECRXLN3*.
When the Integrated KP4 RS-FEC is configured in 100G mode, the overall statistics for the RS
decoder are reported on FECRX0*. The FECRX1* ports should be ignored in this mode. The
statistics for the four lanes are reported on FECRXLN0* through FECRXLN3*.
The following table shows the RX FEC-related attributes for the GTM dual.
Table 67: RX FEC Attributes
Attribute
FEC_CFG0
Bit Name
FEC_RX0_MODE
FEC_RX1_MODE
FEC_CFG3
Bit Name
FEC_RX0_BYPASS_CORRECTION
UG581 (v1.0) January 4, 2019
Virtex UltraScale+ GTM Transceivers
Type
16-bit
Reserved.
Address
Description
[11:8]
Operation mode for FEC RX slice 0:
4'b0000: FEC is disabled for this
channel.
4'b0001: 50G KP4 FEC, 50GAUI-1
format.
4'b0010: 100G KP4 FEC, 100GAUI-2
format.
4'b0101: 50G raw KP4 FEC without
scrambling.
4'b1101: 50G raw KP4 FEC with
scrambling.
Others: Invalid.
[15:12]
Operation mode for FEC RX slice 1:
4'b0000: FEC is disabled for this
channel.
4'b0001: 50G KP4 FEC, 50GAUI-1
format.
4'b0010: 100G KP4 FEC, 100GAUI-2
format.
4'b0101: 50G raw KP4 FEC without
scrambling.
4'b1101: 50G raw KP4 FEC with
scrambling.
Others: Invalid.
16-bit
Reserved.
Address
Description
[0]
FEC RX slice 0 error correction select:
1'b0: Error correct enabled.
1'b1: Error correct disabled.
Send Feedback
Chapter 4: Receiver
Description
www.xilinx.com
109

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents