Xilinx Virtex UltraScale+ FPGAs User Manual page 64

Gtm transceivers
Table of Contents

Advertisement

Table 32: TX FEC Ports (cont'd)
Ports
CH[0/1]_TXDATA[159:0]
CH[0/1]_TXDATASTART
The transmit portion of the Integrated KP4 RS-FEC operates internally in the CH0_TXUSRCLK
and CH1_TXUSRCLK domains. Data input on CH0_TXDATA is clocked on the rising edge of
CH0_TXUSRCLK2, and data input on CH1_TXDATA is clocked on the rising edge of
CH1_TXUSRCLK2, just as when the FEC is not enabled.
When configured in 100G mode (combined slice 0 and slice 1 operation), all data from both
channels must be driven by the CH0_TXUSRCLK2 clock. The CH1_TXUSRCLK and
CH1_TXUSRCLK2 inputs can be tied to ground.
The following table shows the TX FEC-related attributes for the GTM dual.
Table 33: TX FEC Attributes
Attribute
FEC_CFG0
Bit Name
FEC_TX0_MODE
FEC_TX1_MODE
UG581 (v1.0) January 4, 2019
Virtex UltraScale+ GTM Transceivers
Dir
Clock Domain
In
CH[0/1]_TXUSRCLK2
In
CH[0/1]_TXUSRCLK2
Type
16-bit
Reserved.
Address
Description
[3:0]
Operation mode for FEC TX slice 0:
4'b0000: FEC is disabled for this channel.
4'b0001: 50G KP4 FEC, 50GAUI-1 format.
4'b0010: 100G KP4 FEC, 100GAUI-2 format.
4'b0101: 50G raw KP4 FEC without scrambling.
4'b1101: 50G raw KP4 FEC with scrambling.
Others: Invalid.
[7:4]
Operation mode for FEC TX slice 1:
4'b0000: FEC is disabled for this channel.
4'b0001: 50G KP4 FEC, 50GAUI-1 format.
4'b0010: 100G KP4 FEC, 100GAUI-2 format.
4'b0101: 50G raw KP4 FEC without scrambling.
4'b1101: 50G raw KP4 FEC with scrambling.
Others: Invalid.
Chapter 3: Transmitter
Description
Input TX data, must use 160-bit interface
when FEC is enabled.
Start of codeword.
Description
www.xilinx.com
Send Feedback
64

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents