Xilinx Virtex UltraScale+ FPGAs User Manual page 36

Gtm transceivers
Table of Contents

Advertisement

Ports and Attributes
The following table lists the ports required by the GTM transceiver RX initialization process.
Table 17: RX Initialization and Reset Ports
Port
CH[0/1]_GTRXRESET
CH[0/1]_RXRESETMODE[1:0]
CH[0/1]_RXPMARESETMASK[7:0]
CH[0/1]_RXPCSRESETMASK[3:0]
CH[0/1]_RXUSERRDY
CH[0/1]_RXPMARESETDONE
CH[0/1]_RXRESETDONE
CH[0/1]_RXADAPTRESET
CH[0/1]_RXADCCALRESET
UG581 (v1.0) January 4, 2019
Virtex UltraScale+ GTM Transceivers
Clock
Dir
Domain
In
Async
This port is driven High and then deasserted to start
a RX reset sequence. The components to be reset are
determined by RXPMARESETMASK and
RXPCSRESETMASK. In sequential mode, the resets are
performed sequentially. In single mode, the resets
are performed simultaneously.
In
Async
Reset mode port for RX:
2'b00: Sequential mode (recommended).
2'b01: Reserved.
2'b10: Reserved.
2'b11: Single mode.
In
Async
RX PMA reset mask selection:
Bit 7: Reserved.
Bit 6: CDR FR.
Bit 5: CDR PH.
Bit 4: Adapt.
Bit 3: DFE.
Bit 2: DSP.
Bit 1: ADC CLKGEN.
Bit 0: RX PMA Top.
In
Async
RX PCS reset mask selection
Bit 3: PRBS counter.
Bit 2: RX PCS top.
Bit 1: FEC.
Bit 0: Eye Scan.
In
Async
This port is driven High by the user application when
RXUSRCLK is stable.
Out
Async
This active-High signal indicates RX PMA reset is
complete.
Out
RXUSRCLK
This active-High signal indicates the GTM transceiver
RX has finished reset and is ready for use. This port is
driven Low when GTRXRESET goes High and is not
driven High until the GTM transceiver has completed
all RX reset steps.
In
Async
This port is driven High and then deasserted to start
a single mode reset on RX adaptation. The reset is
not dependent on RXRESETMODE or
RXPMARESETMASK setting.
In
Async
Reserved.
Chapter 2: Shared Features
Description
www.xilinx.com
Send Feedback
36

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents