Delayed Interrupt Generation Module - Fujitsu MB90335 Series Hardware Manual

16-bit microcontroller
Table of Contents

Advertisement

MB90335 Series
3.12

Delayed Interrupt Generation Module

The delayed interrupt generation module is used to generate a task switching interrupt.
Use of this module enables F
■ Block Diagram of Delayed Interrupt Generation Module
Figure 3.12-1 shows the block diagram of the delayed interrupt generation module.
Figure 3.12-1 Block Diagram of Delayed Interrupt Generation Module
2
F
MC-16LX bus
■ List of Register of Delay Interruption Generation Module
The register configuration of the delayed interrupt generation module {delayed interrupt cause generation/
clear register (delayed interrupt request register (DIRR))} is shown in the following figure.
Figure 3.12-2 Delayed Interrupt Cause Generation/clear Register (DIRR)
bit
00009F
H
: Readable/Writable
R/W
Delay interruption factor generation/release register (DIRR) controls the delay factor generation and
release. Writing "1" to this register generates a delayed interrupt request. Writing "0" to it resets the
request. A reset causes the state cause to remain cleared. Either "0" or "1" may be written to the reserved bit
area. However, it is recommended that the set or clear bit instruction for accessing this register be used,
taking the future extension into account.
CM44-10137-6E
2
MC-16LX CPU to generate or cancel an interrupt request.
15
14
13
FUJITSU MICROELECTRONICS LIMITED
3.12 Delayed Interrupt Generation Module
delayed interrupt request generation
/clear decoder
Factor latch
12
11
10
CHAPTER 3 INTERRUPT
9
8
Initial value
R0
-------0
R/W
B
109

Advertisement

Table of Contents
loading

This manual is also suitable for:

F2mc-16lxMb90v330aMb90f337Mb90337

Table of Contents