Uart0Icr (Uart0 Interrupt Clear Register) - Wiznet W7500 Reference Manual

W7500 series
Hide thumbs Also See for W7500:
Table of Contents

Advertisement

UART0ICR (UART0 Interrupt Clear Register)

Address offset: 0x0044
Reset value: -
The UART0ICR register is the interrupt clear register and is write-only.
31
30
29
28
res
res
res
res
15
14
13
12
res
res
res
res
[10] OEIC – Overrun error interrupt clear
Clear the UART0OEINTR interrupt.
[9] BEIC – Break error interrupt clear
Clear the UART0BEINTR interrupt.
[8] PEIC – Parity error interrupt clear
Clear the UART0PEINTR interrupt.
[7] FEIC – Framing error interrupt clear
Clear the UART0FEINTR interrupt.
[6] RTIC – Receive timeout interrupt clear
Clear the UART0RTINTR interrupt.
[5] TXIC – Transmit interrupt clear
Clear the UART0TXINTR interrupt.
[4] RXIC – Receive interrupt clear
Clear the UART0RXINTR interrupt.
[3] DSRMIC – nUART0DSR modem interrupt clear
Clear the UART0DSRINTR interrupt.
[2] DCDMIC – nUART0DCD modem interrupt clear
Clear the UART0DCDINTR interrupt.
[1] CTSMIC – nUART0CTS modem interrupt clear
Clear the UART0CTSINTR interrupt.
[0] RIMIC – nUART0RI modem interrupt clear
Clear the UART0RIINTR interrupt.
W7500x Reference Manual Version1.1.0
27
26
25
24
res
res
res
res
11
10
9
8
res
OEIC
BEIC
PEIC
R
R
R
23
22
21
20
res
res
res
res
7
6
5
4
FEIC
RTIC
TXIC
RXIC
R
R
R
R
19
18
17
16
res
res
res
res
3
2
1
0
DSR
DCD
CTS
RI
MIC
MIC
MIC
MIC
R
R
R
R
340 / 399

Advertisement

Table of Contents
loading

This manual is also suitable for:

W7500p

Table of Contents