Timer1_0 Interrupt Clear Register (Dualtimer1_0Timerintclr); Timer1_0 Raw Interrupt Status Register (Dualtimer1_0Timerris) - Wiznet W7500 Reference Manual

W7500 series
Hide thumbs Also See for W7500:
Table of Contents

Advertisement

0 : Wrapping mode, default.
1 : One-shot mode.
[1] TS – Timer Size
0 : 16-bit counter, default.
1 : 32-bit counter.
[3:2] TP – Timer Prescale.
00 : 0 stages of prescale, clock is divided by 1, default.
01 : 4 stages of prescale, clock is divided by 16.
10 : 8 stages of prescale, clock is divided by 256.
11 : Undefined, do not use.
[5] IE – Interrupt Enable.
0 : Timer Interrupt disable.
1 : Timer Interrupt enabled, default.
[6] TM – Timer Mode.
0 : Timer is in free-running mode, default.
1 : Timer is in periodic mode.
[7] TE – Timer Enable.
0 : Timer disabled, default.
1 : Timer enabled.

Timer1_0 Interrupt Clear Register (DUALTIMER1_0TimerIntClr)

Base address : 0x4000_2000
Address offset : 0x0C
31
30
29
28
res
res
res
res
15
14
13
12
res
res
res
res
[0] IC – Interrupt Clear
Set to the this register clears the interrupt output from the counter.

Timer1_0 Raw Interrupt Status Register (DUALTIMER1_0TimerRIS)

Base address : 0x4000_2000
Address offset : 0x10
Reset value : 0x0000_0000
31
30
29
28
W7500x Reference Manual Version1.1.0
27
26
25
24
res
res
res
res
11
10
9
8
res
res
res
res
27
26
25
24
23
22
21
20
res
res
res
res
7
6
5
4
res
res
res
res
23
22
21
20
19
18
17
16
res
res
res
res
3
2
1
0
res
res
res
IC
W
19
18
17
16
292 / 399

Advertisement

Table of Contents
loading

This manual is also suitable for:

W7500p

Table of Contents