Uart0Ilpr (Uart0 Irda Low-Power Counter Register) - Wiznet W7500 Reference Manual

W7500 series
Hide thumbs Also See for W7500:
Table of Contents

Advertisement

[6] RXFF – Receive FIFO full
This bit depends on the state of the FEN bit in the line control register, UARTLCR_H.
0: The bit is set when the receive holding register is full
1: The bit is set when the receive FIFO is full
[5] TXFF – Transmit FIFO full
This bit depends on the state of the FEN bit in the line control register, UARTLCR_H.
0: The bit is set when transmit holding register is full.
1: The bit is set when transmit FIFO is full.
[4] RXFE – Receive FIFO empty
This bit depends on the state of the FEN bit in the line control register, UARTLCR_H.
0: The bit is set when the receive holding register is empty.
1: The bit is set when the receive FIFO is empty.
[3] BUSY – UART busy
1: the UART is busy transmitting data
[2] DCD – Data carrier detect
This bit is the complement of the UART data carrier detect, UART0DCD, status input
1: The bit is the complement of the UART data carrier detect
[1] DSR – Data set ready
This bit is the complement of the UART data set ready, UART0DSR, status input
1: The bit is the complement of the UART data set ready
[0] CTS – Clear to send
This bit is the complement of the UART clear to send, UART0CTS, status input
1: The bit is the complement of the UART clear to send

UART0ILPR (UART0 IrDA Low-Power Counter Register)

Address offset: 0x0020
Reset value: 0x00
The UARTILPR Register is the IrDA low-power counter register
31
30
29
28
res
res
res
res
15
14
13
12
res
res
res
res
[7:0] ILPDVSR – 8-bit low-power divisor value
W7500x Reference Manual Version1.1.0
27
26
25
24
res
res
res
res
11
10
9
8
res
res
res
res
23
22
21
20
res
res
res
res
7
6
5
4
ILPDVSR
19
18
17
res
res
res
3
2
1
R/W
331 / 399
16
res
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

W7500p

Table of Contents