Sun Microsystems UltraSPARC-I User Manual page 265

Table of Contents

Advertisement

raSPARC User's Manual
Table 14-11
TICK_compare Register Format
Bits
<63>
INT_DIS
<62:0>
TICK_CMPR
INT_DIS: If set, TICK_INT interrupt generation is disabled.
TICK_CMPR: Writes to the TICK_Compare Register load a value for comparison
to the TICK register bits <62:0>. When these values match and
(INT_DIS=0) a TICK_INT is posted in the SOFTINT register. This has the
effect of posting a level-14 interrupt to the processor when the processor
has (PSTATE.PIL < D
handler must check both SOFTINT<14> and TICK_INT. This function is
independent on each processor.
.5.2 Cache Sub-system
UltraSPARC contains one or more levels of caches. The cache sub-system archi-
tecture is described in Chapter 3, "Cache Organization."
.5.3 Memory Management Unit
UltraSPARC implements a multi-level memory management scheme. The MMU
architecture is described in Chapter 4, "Overview of the MMU."
.5.4 Error Handling
UltraSPARC implements a set of programmer-visible error and exception regis-
ters. These registers and their usage are described in Chapter 11, "Error Han-
dling."
.5.5 Block Memory Operations
UltraSPARC supports 64-byte block memory operations utilizing a block of eight
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com
double-precision floating point registers as a temporary buffer. See Section 13.6.4,
Field
TICK_INT interrupt enable
Compare value for TICK interrupts
) and (PSTATE.IE=1). The level-14 interrupt
16
Use
RW
RW
RW

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the UltraSPARC-I and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Ultrasparc-ii

Table of Contents