Revision history
46
Revision history
Date
28-May-2015
15-Oct-2015
1688/1693
Table 281. Document revision history
Revision
1
Initial release.
PWR
Updated
Updated
Updated
Updated
Updated
Updated
Updated
Updated
Renamed bit EIWF into EIWUL in
control register 3
GPIO
Updated OSPEEDy[1:0] definition in
GPIO port output speed register (GPIOx_OSPEEDR) (x
=
A..H).
FMC
Updated
registers 1..4
Updated
registers 1..4
2
ADC
Updated
Updated
conversion (ADSTP,
Added formula in Bullet.
VREFBUF
Updated
DFSDM
Updated clock range in
operation
format
operation.
LCD
Updated
TSC
Updated
AHB clock
Updated
TIM2/TIM3/TIM4/TIM5
Updated
DocID024597 Rev 3
Changes
Section 5.1: Power
supplies.
Section : Entering low power
Table 22:
Sleep.
Table 23: Low-power
sleep.
Table 24: Stop 0
mode.
Table 26: Stop 2
mode.
Table 27: Standby
mode.
Table 28: Shutdown
mode.
(PWR_CR3).
Section : SRAM/NOR-Flash chip-select timing
(FMC_BTR1..4).
Section : SRAM/NOR-Flash write timing
(FMC_BWTR1..4).
Figure 62: ADC3
connectivity.
Section 16.3.17: Stopping an ongoing
JADSTP).
Table 107: VREFBUF buffer
Section : SPI data input format
and
Section : Manchester coded data input
Section 22.2: LCD main
Table 135: Spread spectrum deviation versus
frequency.
Table 137: Effect of low-power modes on
Bullet
in
Section 27.3.13: One-pulse
RM0351
mode.
Section 5.4.3: Power
Section 7.4.3:
modes.
features.
TSC.
mode.
Need help?
Do you have a question about the STM32L4x6 and is the answer not in the manual?
Questions and answers