Sram (70Ns - Epson CMOS 32-Bit Single Chip Microcomputer S1C33L03 Technical Manual

Cmos 32-bit single chip microcomputer
Table of Contents

Advertisement

A.5 SRAM (70ns)
SRAM interface setup examples – 70ns
Operating
frequency
Wait cycle
20MHz
25MHz
33MHz
SRAM interface timing – 70ns
SRAM interface
Parameter
<Read cycle>
Read cycle time
Address access time
#CE access time
#OE access time
Output disable delay time
<Write cycle>
Write cycle time
Address enable time
Write pulse width
Input data setup time
Input data hold time
SRAM: 70ns, CPU: 33MHz, read cycle
BCLK
A[23:0]
#CEx
#RD
D[15:0]
SRAM: 70ns, CPU: 33MHz, write cycle
BCLK
A[23:0]
#CEx
#WR
D[15:0]
S1C33L03 PRODUCT PART
APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGS
Read cycle
Read cycle
2
3
2
3
3
4
Symbol
Min.
t
70
RC
t
ACC
t
ACS
t
OE
t
0
OHZ
t
70
WC
t
60
AW
t
55
WP
t
30
DW
t
0
DH
t
RC
t
ACC
t
ACS
t
OE
t
AW
EPSON
Output disable
Write cycle
delay cycle
3
3
4
33MHz
Max.
Cycle
Time
Cycle
4
120
70
4
120
70
4
120
40
3.5
105
30
1.5
45
4
120
3.5
105
3
90
3
90
0.5
15
t
OHZ
RD data
t
WC
t
WP
t
t
DW
DH
WR data
1.5
1.5
1.5
25MHz
20MHz
Time
Cycle
Time
3
120
3
150
3
120
3
150
3
120
3
150
2.5
100
2.5
125
1.5
60
1.5
75
3
120
3
150
2.5
100
2.5
125
2
80
2
100
2
80
2
100
0.5
20
0.5
25
A-125
A-1
A-ap

Advertisement

Table of Contents
loading

Table of Contents