Pci Status, Command Register (Pcistatus) 0Xd004 - Toshiba TMPR4937 Manual

64-bit tx system risc
Table of Contents

Advertisement

10.4.2
PCI Status, Command Register (PCISTATUS)
The upper 16 bits correspond to the Status Register in the PCI Configuration Space, and the lower 16 bits
correspond to the Command Register in the PCI Configuration Space.
This register cannot be accessed when in the Satellite mode. However, it is possible to read some values of
the upper 16 bits from the Satellite Mode PCI Status Register (PCISSTATUS).
31
30
29
28
DPE
SSE
RMA
RTA
R/W1C R/W1C R/W1C R/W1C R/W1C
0
0
0
0
15
Reserved
Bit
Mnemonic
Field Name
31
DPE
Detected Parity
Error
30
SSE
Signaled System
Error
29
RMA
Received Master
Abort
28
RTA
Received Target
Abort
27
STA
Signaled Target
Abort
26:25
DT
DEVSEL Timing
27
26
25
24
STA
DT
MDPE FBBCP
R
R/W1C
0
01
0
10
9
8
FBBEN SEREN STPC PEREN VPS MWIEN
R/W
R/W
0
0
Detected Parity Error (Default: 0)
Indicates that a parity error was detected. A parity error is detected in the
three following situtations:
• Detected a data parity error as the Read command PCI initiator.
• Detected a data parity error as the Write command PCI target.
• Detected an address parity error.
This bit is set regardless of the setting of the Parity Error Response bit
(PCISTATUS.PEREN) of the PCI Status, Command Register.
1: Detected a parity error.
0: Did not detect a parity error.
Signaled System Error (Default: 0)
Detects either an address parity error or a special cycle data parity error.
This bit is set when the SERR* signal is asserted.
1: Asserted the SERR* signal
0: Did not assert the SERR* signal.
Received Master Abort (Default: 0)
This bit is set when a Master Abort aborts a PCI Bus Transaction when the
PCI Controller operates as the PCI initiator (except for special cycles).
1: Transaction was aborted by a Master Abort.
0: Transaction was not aborted by a Master Abort.
Received Target Abort (Default: 0)
This bit is set when a Target Abort aborts a PCI Bus Transaction when the
PCI Controller operates as the PCI initiator.
1: Transaction was aborted by a Target Abort.
0: Transaction was not aborted by a Target Abort.
Signaled Target Abort (Default: 0)
This bit is set when a Target Abort aborts a PCI Bus Transaction when the
PCI Controller operates as the PCI target.
1: Bus transaction was aborted by a Target Abort.
0: Bus transaction was not aborted by a Target Abort.
DEVSEL Timing (Fixed Value: 01)
Three DEVSEL assert timings are defined in the PCI 2.2 Specifications:
00b = Fast; 01b = Medium; 10b = Slow; 11b = Reserved).
With the exception of Read Configuration and Write Configuration, when
the PCI Controller is the PCI target, the DEVSEL signal is asserted to a
certain bus command and indicates the slowest speed for responding to
the PCI Bus Master.
Figure 10.4.2 PCI Status, Command Register (1/3)
10-27
Chapter 10 PCI Controller
0xD004
23
22
21
20
66MCP
CL
Reserved
R
R
R
1
1
1
7
6
5
4
SC
R
R/W
R
R/W
0
0
0
0
Description
19
16
Reserved
: Type
: Initial value
3
2
1
0
BM
IOSP
MEMSP
R
R/W
R/W
R/W : Type
0
0/1
0
0
: Initial value
Read/Write
R/W1C
R/W1C
R/W1C
R/W1C
R/W1C
R

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tmpr4937xbg-333

Table of Contents