Toshiba TMPR4937 Manual page 88

64-bit tx system risc
Table of Contents

Advertisement

Bit
Mnemonic
Field Name
WE Signal
49
DRVWE
Control
SDRAM CS
48:45
DRVCS[3:0]
Signal Control
SDRAM SDCLK
44:41
DRVCK[3:0]
Signal Control
SDRAM
40
DRVCKIN
SDCLKIN
Signal Control
39:33
Reserved
32
BYPASS PLL Bypass PLL
31:30
Reserved
29:28
SDCLKDLY
SDCLK
Feedback Delay
27
SYSCLKEN
SYSCLK Enable Specifies whether to output the SYSCLK.
26:23 SDCLKEN [3:0] SDCLK Enable Individually specifies whether to output each of SDCLK[3:0].
22
SDCLKINEN
SDCLKIN
Enable
21:16 PCICLKEN [5:0] PCICLK Enable Individually specifies whether to output each of PCICLK[5:0].
15:10
Reserved
9
SEL2
Shared-Pin
Status 2
Description
Specifies the driving capability of the WE* signal.
L : 0 = 8 mA
H : 1 = 16 mA
Specifies the driving capability of the SDCS[3:0]* signals.
L : 0 = 8 mA
H : 1 = 16 mA
Specifies the driving capability of the SDCLK[3:0] signals.
L : 0 = 8 mA
H : 1 = 16 mA
Specifies the driving capability of the SDCLKIN signal.
L : 0 = 8 mA
H : 1 = 16 mA
Indicates information about whether a PLL for a circuit other
than the PCI controller is on or off.
L: 0 = The PLL is off.
H: 1 = The PLL is on.
Specifies the feedback delay for the SDCLK. This function is
for diagnosis purposes. Usually, set the bits to 00.
00 = Delay 1 (minimum delay)
10 = Delay 2
01 = Delay 3
11 = Delay 4 (maximum delay)
1 = Clock output
0 = H
1 = Clock output
0 = H
Bit 26 = SDCLK[3]
Bit 25 = SDCLK[2]
Bit 24 = SDCLK[1]
Bit 23 = SDCLK[0]
Specifies how SDCLK[3:0] should be fed back. This function
is for diagnosis purposes. Usually, set this bit to 0.
0 = Use the SDCLKIN signal as a feedback clock.
1 = Perform feedback within the TX4937 (the SDCLKIN
becomes an output signal).
1 = Clock output
0 = H
Bit 21 = PCICLK[5]
Bit 20 = PCICLK[4]
Bit 19 = PCICLK[3]
Bit 18 = PCICLK[2]
Bit 17 = PCICLK[1]
Bit 16 = PCICLK[0]
DMAREQ[2], DMAACK[2], and PIO[4:2] share pins with the
AC-link interface signals. Indicates which function the shared
pins are set to.
L: 0 = The shared pins are set to DMAREQ[2], DMAACK[2],
and PIO[4:2].
H: 1 = The shared pins are set to the AC-link interface signals.
Figure 5.2.3 Pin Configuration Register (2/3)
5-8
Chapter 5 Configuration Registers
Initial Value Read/Write
ADDR[5]
R/W
ADDR[5]
R/W
ADDR[5]
R/W
ADDR[5]
R/W
BYPASSPLL* R
00
R/W
1
R/W
1111
R/W
0
R/W
111111
R/W
R
ADDR[9]

Advertisement

Table of Contents
loading

This manual is also suitable for:

Tmpr4937xbg-333

Table of Contents