Analog Devices ADuCM320 Hardware Reference Manual page 69

Table of Contents

Advertisement

ADuCM320 Hardware Reference Manual
DMA Channel Request Mask Set Register
Address: 0x40010020, Reset: 0x00000000, Name: DMARMSKSET
Table 83. Bit Descriptions for DMARMSKSET
Bits
Bit Name
[31:14]
RESERVED
[13:0]
CHREQMSET
DMA Channel Request Mask Clear Register
Address: 0x40010024, Reset: 0x00000000, Name: DMARMSKCLR
Table 84. Bit Descriptions for DMARMSKCLR
Bits
Bit Name
[31:14]
RESERVED
[13:0]
CHREQMCLR
DMA Channel Enable Set Register
Address: 0x40010028, Reset: 0x00000000, Name: DMAENSET
Table 85. Bit Descriptions for DMAENSET
Bits
Bit Name
[31:14]
RESERVED
[13:0]
CHENSET
Description
Reserved. Reserved, reads back 0.
Mask requests from DMA channels. This register disables DMA requests from
peripherals. Each bit of the register represents the corresponding channel number
in the DMA controller.
Set the appropriate bit to mask the request from the corresponding DMA channel.
Bit 0 corresponds to DMA Channel 0, and Bit M-1 corresponds to DMA Channel M-1.
When read:
Bit [C] = 0, Requests are enabled for Channel C.
Bit [C] = 1, Requests are disabled for Channel C.
When written:
Bit [C] = 0, no effect. Use the DMARMSKCLR register to enable DMA requests.
Bit [C] = 1, disables peripheral associated with Channel C from generating DMA
requests.
Description
Reserved.
Clear REQ_MASK_SET bits in DMARMSKSET. This register enables DMA requests
from peripherals by clearing the mask set in DMARMSKSET register. Each bit of
the register represents the corresponding channel number in the DMA
controller.
Set the appropriate bit to clear the corresponding REQ_MASK_SET bit in
DMARMSKSET register.
Bit 0 corresponds to DMA Channel 0, and Bit M-1 corresponds to DMA Channel M-1.
When written:
Bit [C] = 0, no effect. Use the DMARMSKSET register to disable DMA requests.
Bit [C] = 1, enables peripheral associated with Channel C to generate DMA
requests.
Description
Reserved.
Enable DMA channels. This register allows for the enabling of DMA channels.
Reading the register returns the enable status of the channels. Each bit of the
register represents the corresponding channel number in the DMA controller.
Set the appropriate bit to enable the corresponding channel.
Bit 0 corresponds to DMA Channel 0, and Bit M-1 corresponds to DMA Channel M-1.
When read:
Bit [C] = 0, Channel C is disabled.
Bit [C] = 1, Channel C is enabled.
When written:
Bit [C] = 0, no effect. Use the DMAENCLR register to disable the channel.
Bit [C] = 1, enables Channel C.
Rev. C | Page 69 of 196
UG-498
Reset
Access
0x0
R
0x0
RW
Reset
Access
0x0
R
0x0
W
Reset
Access
0x0
R
0x0
RW

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ADuCM320 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Table of Contents