Texas Instruments AM1808 User Manual page 146

Arm microprocessor
Hide thumbs Also See for AM1808:
Table of Contents

Advertisement

AM1808
SPRS653E – FEBRUARY 2010 – REVISED MARCH 2014
Table 6-60. Switching Characteristics for McBSP0 [1.0V]
NO.
Delay time, CLKS high to CLKR/X high for internal CLKR/X
1
t
d(CKSH-CKRXH)
generated from CLKS input
2
t
Cycle time, CLKR/X
c(CKRX)
3
t
Pulse duration, CLKR/X high or CLKR/X low
w(CKRX)
4
t
Delay time, CLKR high to internal FSR valid
d(CKRH-FRV)
9
t
Delay time, CLKX high to internal FSX valid
d(CKXH-FXV)
Disable time, DX high impedance following last data
12
t
dis(CKXH-DXHZ)
bit from CLKX high
13
t
Delay time, CLKX high to DX valid
d(CKXH-DXV)
Delay time, FSX high to DX valid
14
t
ONLY applies when in data
d(FXH-DXV)
delay 0 (XDATDLY = 00b) mode
(1) CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also
inverted.
(2) Minimum delay times also represent minimum output hold times.
(3) Minimum CLKR/X cycle times must be met, even when CLKR/X is generated by an internal clock source. Minimum CLKR/X cycle times
are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.
(4) P = ASYNC3 period in ns. For example, when the ASYNC clock domain is running at 100 MHz, use 10 ns.
(5) Use whichever value is greater.
(6) C = H or L
S = sample rate generator input clock = P if CLKSM = 1 (P = ASYNC period)
S = sample rate generator input clock = P_clks if CLKSM = 0 (P_clks = CLKS period)
H = CLKX high pulse width = (CLKGDV/2 + 1) * S if CLKGDV is even
H = (CLKGDV + 1)/2 * S if CLKGDV is odd
L = CLKX low pulse width = (CLKGDV/2) * S if CLKGDV is even
L = (CLKGDV + 1)/2 * S if CLKGDV is odd
CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the maximum limit (see (4) above).
(7) Extra delay from CLKX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
if DXENA = 0, then D1 = D2 = 0
if DXENA = 1, then D1 = 6P, D2 = 12P
(8) Extra delay from FSX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
if DXENA = 0, then D1 = D2 = 0
if DXENA = 1, then D1 = 6P, D2 = 12P
146
Peripheral Information and Electrical Specifications
(see
Figure
PARAMETER
Submit Documentation Feedback
Product Folder Links:
(1) (2)
6-32)
MIN
3
CLKR/X int
2P or 26.6
CLKR/X int
C - 2
CLKR int
-4
CLKR ext
2.5
CLKX int
-4
CLKX ext
2.5
CLKX int
-4
CLKX ext
-2
CLKX int
-4 + D1
CLKX ext
2.5 + D1
(8)
FSX int
-4
(8)
FSX ext
-2
Copyright © 2010–2014, Texas Instruments Incorporated
AM1808
www.ti.com
1.0V
UNIT
MAX
21.5
ns
(3) (4) (5)
ns
(6)
(6)
C + 2
ns
10
ns
21.5
10
ns
21.5
10
ns
21.5
(7)
(7)
10 + D2
ns
(7)
(7)
21.5 + D2
(8)
5
ns
(8)
21.5

Advertisement

Table of Contents
loading

Table of Contents