Motorola MPC823e Reference Manual page 1232

Microprocessor for mobile computing
Table of Contents

Advertisement

MPC823e Instruction Set—lhz
lhz
Assembler Syntax
BIT
0
1
2
FIELD
40
BIT
16
17
18
FIELD
Definition
Operation
Description
B-74
lhz
rD,d(rA)
3
4
5
6
7
19
20
21
22
23
d
Load Half Word and Zero
if rA = 0 then b ← 0
else b ← (rA)
EA ← b + EXTS(d)
rD ← (16)0 || MEM(EA, 2)
EA is the sum (rA|0) + d. The half word in memory addressed by
EA is loaded into the low-order 16 bits of rD. The remaining bits
in rD are cleared.
Other registers altered:
None
POWERPC ARCHITECTURE
LEVEL
UISA
MPC823e REFERENCE MANUAL
8
9
10
11
12
D
24
25
26
27
28
SUPERVISOR
OPTIONAL
LEVEL
13
14
15
A
29
30
31
FORM
D
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents