Hardware Implementation-Dependent Register 2 (Hid2) - Motorola MPC8260 PowerQUICC II User Manual

Motorola processor users manual
Table of Contents

Advertisement

PLLCFG
0
4
5
Figure 2-4. Hardware Implementation Register 1 (HID1)
Table 2-2 shows the bit deÞnitions for HID1.
Bits
Name
0Ð4
PLLCFG PLL conÞguration setting
5Ð31
Ñ
Reserved

2.3.1.2.3 Hardware Implementation-Dependent Register 2 (HID2)

The processor core implements an additional hardware implementation-dependent register
not described in the MPC603e UserÕs Manual, shown in Figure 2-5.
0
Figure 2-5. Hardware Implementation-Dependent Register 2 (HID2)
Table 2-3 describes the HID2 Þelds.
Bits
Name
0Ð14
Ñ
Reserved
15
SFP
Speed for low power. Setting SFP reduces power consumption at the cost of reducing the
maximum frequency, which beneÞts power-sensitive applications that are not frequency-critical.
16Ð18
IWLCK Instruction cache way lock. Useful for locking blocks of instructions into the instruction cache for
time-critical applications that require deterministic behavior. See Section 2.4.2.3, ÒCache Locking.Ó
19Ð23
Ñ
Reserved
24Ð26 DWLCK Data cache way lock. Useful for locking blocks of data into the data cache for time-critical
applications where deterministic behavior is required. See Section 2.4.2.3, ÒCache Locking.Ó
27Ð31
Ñ
Reserved
MOTOROLA
Table 2-2. HID1 Field Descriptions
Ñ
Table 2-3. HID2 Field Descriptions
Chapter 2. PowerPC Processor Core
Ñ
Function
SFP
IWLCK
Ñ
14 15 16
18 19
Function
Part I. Overview
31
DWLCK
Ñ
23 24
26 27
31
2-15

Advertisement

Table of Contents
loading

Table of Contents