Motorola MPC8260 PowerQUICC II User Manual page 745

Motorola processor users manual
Table of Contents

Advertisement

Table 27-8. CHAMR Field DescriptionsÑTransparent Mode (Continued)
Bits
Name
10
TS
Receive time stamp. If this bit is set a 4 byte time stamp is written at the beginning of every data
buffer that the BD points to.If this bit is set the data buffer must start from an address equal to 8*N-4
(N is any number larger than 0).
11Ð12 RQN
Receive queue number. SpeciÞes the receive interrupt queue number.
00 Queue number 0.
01 Queue number 1.
10 Queue number 2.
11 Queue number 3.
13Ð15 Ñ
Reserved, must be cleared.
27.8 MCC ConÞguration Registers (MCCFx)
The MCC conÞguration register (MCCF), shown in Figure 27-11, deÞnes the mapping of
the MCC channels to the TDM channels. MCC1 can be connected to SI1 and MCC2 can
be connected to SI2. For each MCCx-SIx pair, each of the four 32 channels subgroups can
be connected to one of the four TDM highways (TDMA, TDMB, TDMC, and TDMD).
Bits
0
Field
Group 1
Reset
R/W
Addr
Figure 27-11. SI MCC Configuration Register (MCCF)
Table 27-9 describes MCCF Þelds.
Bits
0Ð1, 2Ð3, 4Ð5, 6Ð7
Table 27-10 describes group assignments.
MOTOROLA
1
2
Group 2
0x11B38 (MCCF1), 0x11B58 (MCCF2)
Table 27-9. MCCF Field Descriptions
Name
GROUP x Group x of channels is used by TDM y as shown in Table 27-10.
00 Group x is used by TDM A.
01 Group x is used by TDM B.
10 Group x is used by TDM C.
11 Group x is used by TDM D.
Chapter 27. Multi-Channel Controllers (MCCs)
Part IV. Communications Processor Module
Description
3
4
Group 3
0000_0000
R/W
Description
5
6
Group 4
7
27-15

Advertisement

Table of Contents
loading

Table of Contents