Motorola MPC8260 PowerQUICC II User Manual page 473

Motorola processor users manual
Table of Contents

Advertisement

Table 14-5. SIxMR Field Descriptions (Continued)
Bits
Name
6Ð7
RFSDx Receive frame sync delay for TDM a, b, c, or d. Determines the number of clock delays between the
receive sync and the Þrst bit of the receive frame. Even if CRTx is set, these bits do not control the
delay for the transmit frame.
00 No bit delay. The Þrst bit of the frame is transmitted/received on the same clock as the sync; use
for GCI.
01 1-bit delay. Use for IDL
10 2-bit delay
11 3-bit delay
Figure 14-12 and Figure 14-13 show how these bits are used.
8
DSCx
Double speed clock for TDM a, b, c or d. Some TDMs, such as GCI, deÞne the input clock to be
twice as fast as the data rate and this bit controls this option.
0 The channel clock (L1RCLKx and/or L1TCLKx) is equal to the data clock. Use for IDL and most
TDM formats.
1 The channel clock rate is twice the data rate. Use for GCI.
9
CRTx
Common receive and transmit pins for TDM a, b, c or d. Useful when the transmit and receive
sections of a given TDM use the same clock and sync signals. In this mode, L1TCLKx and
L1TSYNCx pins can be used as general-purpose I/O pins.
0 Separate pins. The receive section of this TDM uses L1RCLKx and L1RSYNCx pins for framing
and the transmit section uses L1TCLKx and L1TSYNCx for framing.
1 Common pins. The receive and transmit sections of this TDM use L1RCLKx as clock pin of
channel x and L1RSYNCx as the receive and transmit sync pin. Use for IDL and GCI. RFSD and
TFSD are independent of one another in this mode.
10
SLx
Sync level for TDM a, b, c, or d.
0 The L1RSYNCx and L1TSYNCx signals are active on logic Ò1Ó.
1 The L1RSYNCx and L1TSYNCx signals are active on logic Ò0Ó.
11
CEx
Clock edge for TDM a, b, c or d. The function depends on DSCx.
When DSCx = 0:
0 The data is sent on the rising edge of the clock and received on the falling edge (use for IDL).
1 The data is sent on the falling edge of the clock and received on the rising edge.
When DSCx = 1:
0 The data is sent on the rising edge of the clock and received on the rising edge.
1 The data is sent on the falling edge of the clock and received on the falling edge (use for GCI).
See Figure 14-14 and Figure 14-15.
12
FEx
Frame sync edge for TDM a, b, c or d. Determines whether L1RSYNCx and L1TSYNCx pulses are
sampled with the falling/rising edge of the channel clock. See Figure 14-13, Figure 14-14,
Figure 14-15, and Figure 14-16.
0 Falling edge. Use for IDL and GCI.
1 Rising edge.
MOTOROLA
Chapter 14. Serial Interface with Time-Slot Assigner
Part IV. Communications Processor Module
Description
14-19

Advertisement

Table of Contents
loading

Table of Contents