Clk Synchronous Mode; Figure 10.8-1 Format Of Data Transferred In Clk Synchronous Mode (Mode 2) - Fujitsu MB91F109 FR30 Hardware Manual

Fr30 series 32-bit microcontroller
Table of Contents

Advertisement

CHAPTER 10 UART

10.8 CLK Synchronous Mode

The UART handles only data of NRZ (nonreturn-to-zero) format. Figure 10.8-1 shows
the relationship between the transmission/reception clock and the data.
Format of Data Transferred in CLK Synchronous Mode

Figure 10.8-1 Format of Data Transferred in CLK Synchronous Mode (Mode 2)

SODR write
SC
RXE,TXE
SI,SO
When CS0 is set to "0" to select U-TIMER output, transmitting data automatically generates
synchronizing clock pulses for receiving data.
When the external clock is selected, clock pulses of exactly one byte must be supplied after
ensuring that there is data in the transmission data buffer SODR register of the UART on the
transmitting end (The TDRE flag is "0"). The mark level before and after transmission must also
be ensured.
The data length can only be eight bits, and no parity bit can be added. Since no start and stop
bits are used, only overrun errors are detected.
Initialization
The values that must be set in individual control registers for using CLK synchronous mode are
shown below:
SMR register
258
1
LSB
The transferred data item is 01001101
MD1, MD0: 10
CS: Clock input
SCKE: 1 for internal timer or 0 for external timer
SOE: 1 for transmission or 0 for reception only
0
1
1
0
0
1
0
MSB
.
B
Mark
(Mode 2)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb91f109

Table of Contents