Fujitsu MB91F109 FR30 Hardware Manual page 161

Fr30 series 32-bit microcontroller
Table of Contents

Advertisement

[bit 3] C0HE
The C0HE bit controls the CS0H output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
[bit 2] C0LE
The C0LE bit controls the CS0L output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
[bit 1] RS1E
The RS1E bit controls the RAS1 output. When this bit is reset, the output is inhibited.
In this device type, because the RAS1 pin also serves as the DMAC E0P2 output, it is
controlled together with the EPSE2 and EPDE2 bits of the DMAC control register (DATCR)
as shown below.
EPSE2
EPDE2
0
0
0
0
0
1
1
0
1
1
[bit 0] RS0E
The RS0E bit controls the RAS0 output. When this bit is reset, the output is inhibited.
0: Inhibits output (initial value).
1: Permits output.
4.14 DRAM Signal Control Register (DSCR)
RS1E
0
Port (initial value)
1
RAS1 output
X
E0P2 output
X
E0P2 output
X
E0P2 output
137

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb91f109

Table of Contents