Constraints - Safran CORTEX Series User Manual

High data rate receiver
Table of Contents

Advertisement

3.6.4.1.5

Constraints

Some constraints apply to this functionality. They are summarized hereafter.
The maximal clock rate is 400 MHz
The format input can be used only in FPGA menu #1, on the single MDU available.
The data input to the modulator is direct meaning no encoding is available, apart from
differential symbol encoding (DNRZ, NRZ-M...). As an example, RS223 and Viterbi are not
available when using direct input to the modulator.
The clock input is processed in real time to servo control the symbol rate of the modulator. This
means than the clock should be stable, hole less. Good behavior in other contexts is not
guaranteed.
UQPSK and GMSK modulations are not supported.
DVB-S2 and SCCC are also not supported.
© Safran Data Systems – IMP000074 e14r1
HIGH DATA RATE RECEIVER
HDR-4G+ USER'S MANUAL
This document is the property of
It cannot be duplicated or distributed without expressed written consent.
Ref.
DTU 100782
Is.Rev
3.5
Date:
June 1, 2021
Safran Data Systems
.
Page 178

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents