Noise Canceler; Figure 15.15 Receive Mode Operation Timing; Figure 15.16 Block Diagram Of Noise Canceler - Renesas H8 Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8 Series:
Table of Contents

Advertisement

SCL
SDA
(Input)
MST
TRS
RDRF
ICDRS
ICDRR
User
[2] Set MST
processing
(when outputting the clock)
15.4.7

Noise Canceler

The logic levels at the SCL and SDA pins are routed through the noise canceler before being
latched internally. Figure 15.16 shows a block diagram of the noise canceler.
The noise canceler consists of two cascaded latches and a match detector. The SCL (or SDA)
input signal is sampled on the system clock, but is not passed forward to the next circuit unless the
outputs of both latches agree. If they do not agree, the previous value is held.
SCL or SDA
input signal
Sampling
clock
1
2
Bit 6
Bit 0
Bit 1
Data 1

Figure 15.15 Receive Mode Operation Timing

Sampling clock
C
D
Q
D
Latch
System clock
period

Figure 15.16 Block Diagram of Noise Canceler

7
8
1
Bit 7
Bit 0
Data 2
Data 1
[3] Read ICDRR
C
Q
March detector
Latch
Rev. 3.00 Sep. 14, 2006 Page 265 of 408
2
Section 15 I
C Bus Interface 2 (IIC2)
7
8
1
Bit 6
Bit 7
Bit 0
[3] Read ICDRR
Internal
SCL or SDA
signal
REJ09B0105-0300
2
Bit 1
Data 3
Data 2

Advertisement

Table of Contents
loading

Table of Contents