Section 15 I C Bus Interface 2 (Iic2); Features - Renesas H8 Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8 Series:
Table of Contents

Advertisement

Section 15 I
2
The I
C bus interface 2 conforms to and provides a subset of the Philips I
interface functions. The register configuration that controls the I
Philips configuration, however.
Figure 15.1 shows a block diagram of the I
Figure 15.2 shows an example of I/O pin connections to external circuits.
15.1

Features

• Selection of I
2
C format or clocked synchronous serial format
• Continuous transmission/reception
Since the shift register, transmit data register, and receive data register are independent from
each other, the continuous transmission/reception can be performed.
2
I
C bus format:
• Start and stop conditions generated automatically in master mode
• Selection of acknowledge output levels when receiving
• Automatic loading of acknowledge bit when transmitting
• Bit synchronization/wait function
In master mode, the state of SCL is monitored per bit, and the timing is synchronized
automatically.
If transmission/reception is not yet possible, set the SCL to low until preparations are
completed.
• Six interrupt sources
Transmit data empty (including slave-address match), transmit end, receive data full (including
slave-address match), arbitration lost, NACK detection, and stop condition detection
• Direct bus drive
Two pins, SCL and SDA pins, function as NMOS open-drain outputs when the bus drive
function is selected.
Clocked synchronous format:
• Four interrupt sources
Transmit-data-empty, transmit-end, receive-data-full, and overrun error
IFIIC10A_000020030300
2
C Bus Interface 2 (IIC2)
2
C bus interface 2.
2
Section 15 I
C Bus Interface 2 (IIC2)
2
C bus (inter-IC bus)
2
C bus differs partly from the
Rev. 3.00 Sep. 14, 2006 Page 239 of 408
REJ09B0105-0300

Advertisement

Table of Contents
loading

Table of Contents