Transmission Format (Cpha = 0) - Motorola MC68HC908AB32 Technical Data Manual

Hcmos microcontroller unit
Table of Contents

Advertisement

SPSCK CYCLE #
FOR REFERENCE
SPSCK; CPOL = 0
SPSCK; CPOL =1
FROM MASTER
FROM SLAVE
SS; TO SLAVE
CAPTURE STROBE
MISO/MOSI
MASTER SS
SLAVE SS
CPHA = 0
SLAVE SS
CPHA = 1
MC68HC908AB32
Rev. 1.0
MOTOROLA
1
MOSI
MSB
BIT 6
MISO
MSB
BIT 6
Figure 16-4. Transmission Format (CPHA = 0)
BYTE 1
Figure 16-5. CPHA/SS Timing
When CPHA = 0 for a slave, the falling edge of SS indicates the
beginning of the transmission. This causes the SPI to leave its idle state
and begin driving the MISO pin with the MSB of its data. Once the
transmission begins, no new data is allowed into the shift register from
the transmit data register. Therefore, the SPI data register of the slave
must be loaded with transmit data before the falling edge of SS. Any data
written after the falling edge is stored in the transmit data register and
transferred to the shift register after the current transmission.
Serial Peripheral Interface Module (SPI)
2
3
4
5
BIT 5
BIT 4
BIT 3
BIT 5
BIT 4
BIT 3
BYTE 2
Serial Peripheral Interface Module (SPI)
Transmission Formats
6
7
8
BIT 2
BIT 1
LSB
BIT 2
BIT 1
LSB
BYTE 3
Technical Data
287

Advertisement

Table of Contents
loading

Table of Contents