INI2R
Input from I/O and Increment with Repeat
Operation
repeat {
(HL) ← ({UU, DE[15:0]})
BC ← BC – 1
DE ← DE+1
HL ← HL+1
} while BC ≠ 0
Description
The CPU places the contents of DE[15:0] onto the lower two bytes of the address bus,
ADDR[15:0], and places a 0 onto the upper byte of the address bus, ADDR[23:16]. The
CPU reads the byte at this I/O address into CPU memory. The CPU next places the con-
tents of HL onto the address bus and writes the byte to the memory address specified by
the HL register. The BC register decrements. The DE and HL registers increment. Next,
the CPU sets the Z Flag to 1 if the BC register decrements to 0. The instruction repeats
until the BC register equals 0.
Condition Bits Affected
S
Z
H
P/V
N
C
Attributes
Mnemonic Operand
INI2R
INI2R.S
INI2R.L
UM007714-0908
Not affected.
Set if BC – 1 = 0; reset otherwise.
Not affected.
Not affected.
Set if msb of data is a logical 1; reset otherwise.
Not affected.
ADL Mode Cycle
—
X
—
1
—
0
Opcode (hex)
2 + 3 *
ED, 94
BC
3 + 3 *
52, ED, 94
BC
3 + 3 *
49, ED, 94
BC
®
eZ80
CPU
User Manual
173
CPU Instruction Set
Need help?
Do you have a question about the eZ80 and is the answer not in the manual?
Questions and answers