Leaving Power-Save Mode - Intel 80C188EC User Manual

Hide thumbs Also See for 80C188EC:
Table of Contents

Advertisement

CLOCK GENERATION AND POWER MANAGEMENT
CLKOUT
WR
NOTES:
1. : Write to Power-Save Register (as viewed on the bus).
2. : Low-going edge of T3 starts new clock rate.
5.2.3.2

Leaving Power-Save Mode

Power-Save mode continues until one of three events occurs: execution clears the PSEN bit in
the Power-Save Register, an unmasked interrupt occurs or an NMI occurs.
When the PSEN bit clears, the clock returns to its undivided frequency (standard divide-by-two)
at the falling T3 edge of the write to the Power-Save Register. The same result happens from re-
programming the clock divisor to a new value. The Power-Save Register can be read or written
at any time.
Unmasked interrupts include those from the Interrupt Control Unit, but not software interrupts.
If an NMI occurs, or an unmasked interrupt request has sufficient priority to pass to the core,
Power-Save mode will end. The PSEN bit clears and the clock resumes full-speed operation at
the falling edge of a bus cycle T3 state. However, the exact bus cycle of the transition is unde-
fined. The Return from Interrupt instruction (IRET) does not automatically set the PSEN bit
again. If you still want Power-Save mode operation, you can set the PSEN bit as part of the inter-
rupt service routine.
5.2.3.3
Example Power-Save Initialization Code
Example 5-2 illustrates programming the Power-Save Unit for a typical system. The program also
includes code to change the DRAM refresh rate to compensate for the reduced clock rate.
5-22
T2
2
1
Figure 5-15. Power-Save Clock Transition
T3
T4
A1124-0A

Advertisement

Table of Contents
loading

This manual is also suitable for:

80c186ec

Table of Contents