Panasonic MN103S User Manual page 236

Panaxseries
Hide thumbs Also See for MN103S:
Table of Contents

Advertisement

Chapter 8
8-bit Timer
(8) Start the timer operation
TM1MD(0x0000A181)
bp7: TM1CNE=1
TM0MD(0x0000A180)
bp7: TM0CNE=1
TM1BC+TM0BC counter counts down as a 16-bit counter.
When TM1BC+TM0BC counter generates the underflow, the interrupt request flag (G3IR1) is set and the value
of TM1BR and TM0BR register is loaded to TM1BC and TM0BC counter; and, the counter starts to count down
again.
VIII - 46
Cascade Connection
Setup Procedure
(8) Set the TM1CNE flag of the TM1MD register to "1" to
operate the timer 1 of the upper timer. Set the TM0CNE
flag of the TM0MD register to "1" to operate the timer 0.
Description

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mn103sa7dMn103sa7g

Table of Contents