Xilinx Virtex-6 FPGA User Manual page 97

Gtx transceivers
Hide thumbs Also See for Virtex-6 FPGA:
Table of Contents

Advertisement

X-Ref Target - Figure 1-60
www.BDTIC.com/XILINX
Virtex-6 FPGA GTX Transceivers User Guide
UG366 (v2.5) January 17, 2011
MGTRXP3_103
MGTRXN3_103
MGTTXP3_103
MGTTXN3_103
MGTRXP2_103
MGTRXN2_103
MGTTXP2_103
MGTTXN2_103
MGTREFCLK1P_103
MGTREFCLK1N_103
MGTREFCLK0P_103
MGTREFCLK0N_103
MGTRXP1_103
MGTRXN1_103
MGTTXP1_103
MGTTXN1_103
MGTRXP0_103
MGTRXN0_103
MGTTXP0_103
MGTTXN0_103
Figure 1-60: Placement Diagram for the FF1924 Package (9 of 12)
www.xilinx.com
Left Edge of the Die
AE38
AE37
HX380T:GTXE1_X0Y15
HX565T:GTXE1_X0Y15
AF44
AF43
AF40
AF39
HX380T:GTXE1_X0Y14
HX565T:GTXE1_X0Y14
AG42
AG41
AD35
AD36
AF35
AF36
AG38
AG37
HX380T:GTXE1_X0Y13
HX565T:GTXE1_X0Y13
AH44
AH43
AH40
AH39
HX380T:GTXE1_X0Y12
HX565T:GTXE1_X0Y12
AJ42
AJ42
Implementation
QUAD_103
UG366_c1_60_111110
97

Advertisement

Table of Contents
loading

Table of Contents