Hub Interface; Hub Interface Compensation; Figure 67. Hub Interface Routing Example; Table 57. Hub Interface Rcomp Resistor Values - Intel 852GM Design Manual

Chipset platform
Hide thumbs Also See for 852GM:
Table of Contents

Advertisement

R
9.

Hub Interface

The GMCH and ICH4-M pin-map assignments have been optimized to simplify the hub interface
routing between these devices. It is recommended that the hub interface signals be routed directly from
the GMCH to the ICH4-M with all signals referenced to VSS. Layer transitions should be kept to a
minimum. If a layer change is required, use only two vias per net and keep all data signals and
associated strobe signals on the same layer.
The hub interface signals are broken into two groups: data signals (HL) and strobe signals (HLSTB).
For the 11-bit hub interface, HL[10:0] are associated with the data signals while HLSTB/HLSTBS and
HLSTB#/HLSTBF are associated with the strobe signals.

Figure 67. Hub Interface Routing Example

9.1.

Hub Interface Compensation

This section documents the routing guidelines for the 11-bit Hub Interface using enhanced (parallel)
termination (the method of termination is dependant upon the processor). This Hub Interface connects
the ICH4-M to the GMCH. The ICH4-M should strap its HLRCOMP pin to V
in Table 57. The GMCH should strap its HLRCOMP pin to V
The trace impedance must equal 55 Ω ± 15%.

Table 57. Hub Interface RCOMP Resistor Values

Component
ICH4-M
GMCH
®
Intel
852GM Chipset Platform Design Guide
ICH4-M
CLK66
Trace Impedance
55 Ω ± 15%
55 Ω ± 15%
HLSTB#/HLSTBF
HLSTB/HLSTBS
GMCH
HL[10:0]
CLK66
CLK408
=1.2 V, as summarized in Table 57.
CC
HLCOMP Resistor Value
48.7 Ω ± 1%
27.4 Ω ± 1%
Hub Interface
=1.5 V, as summarized
CC
HLCOMP Resistor Tied to
Vcc1_5
Vcc1_2
145

Advertisement

Table of Contents
loading

Table of Contents