Fujitsu 8FX Hardware Manual page 340

8-bit microcontroller new 8fx family
Table of Contents

Advertisement

CHAPTER 18 8/16-BIT PPG
18.6 Operations and Setting Procedure Example
is the value of duty setting is output, the PPGn0 pin is set to "L". If the output level reverse
bit (REV00) is "0", the signal is output to the PPGn0 pin with the polarity unchanged. If it is
set to "1", the polarity is reversed and the signal is output to the PPGn0 pin.
Figure 18.6-6 shows the operation of 16-bit PPG mode.
Count clock
(Cycle T)
PEN00
Cycle setup
m=256
(PPSn1 and PPSn0)
Duty setup
n=2
(PDSn1 and PDSn0)
Counter value
Downcounter value matches
matches duty setting value
Counter borrow
PPG output source
PPGn0
(Normal polarity)
(Reverse polarity)
318
Figure 18.6-6 Operation of 16-bit PPG Mode
256
255
254
...
FUJITSU SEMICONDUCTOR LIMITED
MB95630H Series
2
1
256
255
...
Synchronizing with
machine clock
T: Count clock cycle
(1) = n
T
m: PPSn1 & PPSn0
(2) = m
T
n: PDSn1 & PDSn0
: The value changes depending on the count
clock selected and the start timing.
2
1
256
255
(1)
(2)
MN702-00009-2v0-E

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb95630h series

Table of Contents