Module Stop Control Register (Mstpcr) - Hitachi H8S/2338 Series Hardware Manual

Table of Contents

Advertisement

Bits 5, 4, 1, and 0—Reserved: Read-only bits, always read as 1.
Bit 3—Clock Select 1 (CKS1): Used together with the CKS bit in ADCSR to set the A/D
conversion time. See the description of the CKS bit for details.
Bit 2—Channel Select 3 (CH3): Reserved. A value of 1 must be written to this bit.
13.2.4

Module Stop Control Register (MSTPCR)

Bit
:
15
Initial value :
0
R/W
: R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
MSTPCR is a 16-bit readable/writable register that performs module stop mode control.
When the MSTP9 bit in MSTPCR is set to 1, A/D converter operation stops at the end of the bus
cycle and a transition is made to module stop mode. Registers cannot be read or written to in
module stop mode. For details, see section 19.5, Module Stop Mode.
MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bit 9—Module Stop (MSTP9): Specifies the A/D converter module stop mode.
Bit 9
MSTP9
Description
0
A/D converter module stop mode cleared
1
A/D converter module stop mode set
MSTPCRH
14
13
12
11
0
1
1
1
10
9
8
7
1
1
1
1
MSTPCRL
6
5
4
3
1
1
1
1
2
1
0
1
1
1
(Initial value)
491

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2328 seriesH8s/2318 series

Table of Contents