Reg[1B] Bit 0 - Half Frame Buffer Disable; Reg[23] Display Fifo; Register Initialization; Initialization Sequence - Epson S1D13504 Technical Manual

Color graphics lcd/crt controller
Hide thumbs Also See for S1D13504:
Table of Contents

Advertisement

Epson Research and Development
Vancouver Design Center

2.1.4 REG[1B] bit 0 - Half Frame Buffer Disable

2.1.5 REG[23] Display FIFO:

2.2 Register Initialization

2.2.1 Initialization Sequence

Programming Notes and Examples
Issue Date: 01/02/01
This bit must not be changed while the HFB is active.
This register 'might' be disabled during normal operation for two reasons:
1.
to increase bandwidth for simultaneous display.
2.
to test 'all' available memory.
To disable the HFB see Section 2.3, "Disabling the Half Frame Buffer Sequence:" on page 11.
Note
The HFB is enabled after RESET (default condition). It will start to Read and Write the DRAM
if the DUAL bit set + (Horizontal resolution > 0) + HFB enabled (default power-on state).
This register can be asynchronously enabled/disabled.
Note
The Display FIFO starts to access DRAM after RESET.
To initialize the S1D13504 after POWER-ON or a HARDWARE RESET, do the following:
1.
Enable the host interface (REG[1Bh] bit 7=0).
2.
Disable the display FIFO (REG[23h] bit 7=1) after stopping FIFO accesses to the DRAM.
3.
Set memory type (REG[01h] bit 0).
4.
Set performance register (REG[22h]).
5.
Set dual/single panel (REG[02h] bit 1).
6.
Program all other registers as required.
7.
Enable the display FIFO (REG[23h] bit 7=0).
8.
Enable display.
Note
The Half Frame Buffer does not actually start to access DRAM until step 5, therefore, this
initialization sequence will not cause any problems.
Page 9
S1D13504
X19A-G-002-07

Advertisement

Table of Contents
loading

Table of Contents