Ip_A, Ip_B, Ip_C, And Ip_D; General Control Registers - Motorola MVME172 Programmer's Reference Manual

Vme embedded controller
Table of Contents

Advertisement

IP2 Chip
4

IP_a, IP_b, IP_c, and IP_d; General Control Registers

ADR/SIZ
BIT
NAME($18)
NAME($19)
NAME($1A)
NAME($1B)
OPER
RESET
4-24
PLTY
When this bit is low, interrupt is activated by a falling
edge/low level of the IndustryPack IRQ*. When this bit is
high, interrupt is activated by a rising edge/high level of
the IndustryPack IRQ*. Note that if this bit is changed
while the E/L* bit is set (or is being set), an interrupt may
be generated. This can be avoided by setting the ICLR bit
during write cycles that change the PLTY bit. Because
IndustryPack IRQ*s are active low, PLTY would
normally be cleared.
The registers which control IP_c and IP_d are not used on the 200/300-
Series MVME172.
$FFFBC018 through $FFFBC01B (8 bits each)
7
6
a_ERR
0
a_RT1
b_ERR
0
b_RT1
c_ERR
0
c_RT1
d_ERR
0
d_RT1
R
R/W
R/W
? R
0 R
0 R
MEN
a_MEN/b_MEN/c_MEN/d_ MEN enable the local bus to
perform read/write accesses to their corresponding
IndustryPack memory space when set, and disable such
accesses when cleared. When a double size IndustryPack
is used in ab, a_MEN should be set and the WIDTH and
MEN control bits in the IP_b General Control Register
should be cleared. When a double size IndustryPack is
used in cd, c_MEN should be set, and the WIDTH and
MEN control bits in the IP_d General Control Register
should be cleared.
5
4
3
a_RT0
a_WIDTH1
b_RT0
b_WIDTH1
c_RT0
c_WIDTH1
d_RT0
d_WIDTH1
R/W
R/W
0 R
0 R
Computer Group Literature Center Web Site
2
1
0
a_WIDTH0
a_BTD
a_MEN
b_WIDTH0
b_BTD
b_MEN
c_WIDTH0
c_BTD0
c_MEN
d_WIDTH0
d_BTD
d_MEN6
R/W
R/W
R/W
0 R
1 R
0 R

Advertisement

Table of Contents
loading

Table of Contents