Dram/Sram Options Register; Table 3-4. Dram Size Control Bit Encoding - Motorola MVME172 Programmer's Reference Manual

Vme embedded controller
Table of Contents

Advertisement

DRAM/SRAM Options Register

Note that this register is read only and is initialized at reset.
ADR/SIZ
BIT
23
NAME
OPER
R
RESET
DZ2-DZ0 DZx bits indicate the size and architecture of the non-ECC
SZ1-SZ0
http://www.mcg.mot.com/literature

Table 3-4. DRAM Size Control Bit Encoding

DZ2 - DZ0
Memory Size
$0
Not defined for MVME172
$1
Not defined for MVME172
$2
Not defined for MVME172
$3
Not defined for MVME172
$4
4 MByte (non-interleaved)
$5
8 MByte (non-interleaved)
$6
DRAM is not present.
$7
16 MByte (interleaved)
$FFF42024 (8 bits)
22
21
20
F0
SZ1
R
R
R
Application Specific
DRAM array. Software must initialize the DRAM Space
Size Register ($FFF42024 bits 26 - 24) based on the value
of DZ2 - DZ0. DZ2 - DZ0 are initialized at reset to a value
which is determined by the contents of a factory-
programmed resident device.
SZx bits indicate the size of the SRAM array. Software
must initialize the SRAM Space Size Register
($FFF42024 bits 9 - 8) based on the value of SZ1 - SZ0.
Programming Model
19
18
17
SZ0
DZ2
DZ1
R
R
R
3
16
DZ0
R
3-27

Advertisement

Table of Contents
loading

Table of Contents