RM0090
Date
Version
10
28-Jul-2015
(Continued)
Table 315. Document revision history (continued)
Flexible memory controller (FMC)
– Added the paragraph about Cross boundary page for Cellular RAM 1.5 in
Section 37.5.5: Synchronous
– Updated BUSTURN bit field description for FMC_BTR1..4 register in
Section 37.5.6: NOR/PSRAM controller
– Updated MEMHIZx, MEMHOLDx, MEMSETx bit field descriptions for
FMC_PME2..4 register in
registers,
– Updated ATTSET, ATTHOLD, ATTHIZ bit field descriptions for FMC_PATT2..4
register in
Section 37.6.8: NAND Flash/PC Card controller
– Updated IRS and IFS bit descriptions for FMC_SR2..4 in
Flash/PC Card controller
– Updated the section SDRAM initialization with the last item in the numbered list in
Section 37.7.5: SDRAM controller
– Renamed ADDSET as ADDSET[3:0] and MTYP as MTYP[1:0],
– Addition of CPSIZE in
bit
fields,
Table 274: FMC_BCRx bit
Table 280: FMC_BCRx bit
FMC_BCRx bit
fields,
– Added the paragraph about Cross boundary page for Cellular RAM 1.5 in
Section 37.5.5: Synchronous
– Added CPIZE[2:0] in FMC_BCR1...4 registers in
controller
registers,
– Added CPSIZE[2:0] for FMC_BCRx registers in
RM0090 Rev 18
Changes
transactions,
registers,
Section 37.6.8: NAND Flash/PC Card controller
registers,
registers,
Table 269: FMC_BCRx bit
fields,
Table 277: FMC_BCRx bit
fields,
Table 283: FMC_BCRx bit
Table 287: FMC_BCRx bit
transactions,
Revision history
registers,
Section 37.6.8: NAND
fields,
Table 271: FMC_BCRx
fields,
fields,
Table 285:
fields,
Section 37.5.6: NOR/PSRAM
Section 37.8: FMC register
1737/1749
map.
1743
Need help?
Do you have a question about the STM32F405 and is the answer not in the manual?
Questions and answers