RM0090
Date
Version
20-Sep-2016
13
Table 315. Document revision history (continued)
Analog-to-digital converter (ADC)
Updated DMA mode 1 and DMA mode 3 description in
mode.
LCD-TFT controller
Updated values to be programmed to LTDC_SSCR in
Synchronous timings configuration
Updated
Section 16.4.2: Layer programmable
Advanced-control timers (TIM1 and TIM8)
Updated
Section 17.3.21: Debug
Extended
Section 17.4.20: TIM1 and TIM8 DMA address for full transfer
(TIMx_DMAR)
to 32 bits.
Updated
Table 95: Output control bits for complementary OCx and OCxN channels
with break feature
output state for MOE = 0.
Updated
TIM1 and TIM8 auto-reload register (TIMx_ARR)
Updated TIMx_CCR1/2/3/4 description when CC1 channel is configured as inputs
and changed bit access type to rw/ro.
General-purpose timers (TIM2 to TIM5)
Updated
TIMx auto-reload register (TIMx_ARR)
Updated TIMx_CCR1/2/3/4 description when CC1 channel is configured as inputs
and changed bit access type to rw/ro.
General-purpose timers (TIM9 to TIM14)
Updated
TIM9/12 auto-reload register (TIMx_ARR)
reload register (TIMx_ARR)
Updated TIMx_CCR1 description when CC1 channel is configured as inputs and
changed bit access type to rw/ro.
Basic timers (TIM6 to TIM7)
Updated
TIM6 and TIM7 auto-reload register
Secure digital input/output interface (SDIO)
Updated
Section 31.1: SDIO main features
Updated
Section 31.3: SDIO functional description
Updated note removing 48 MHz in
(SDIO_POWER),
Section 31.9.2: SDI clock control register
Section 31.9.4: SDIO command register (SDIO_CMD)
data control register
RM0090 Rev 18
Changes
mode.
reset value.
up to 50 MHz.
Section 31.9.1: SDIO power control register
(SDIO_DCTRL).
Revision history
Section 13.9: Multi ADC
Section : Example of
parameters/Windowing.
reset value.
reset value.
and
TIM10/11/13/14 auto-
(TIMx_ARR).
SDIO_CK description.
(SDIO_CLKCR),
and
Section 31.9.9: SDIO
1741/1749
1743
Need help?
Do you have a question about the STM32F405 and is the answer not in the manual?