Source Synchronization - Intel 80C186EA User Manual

Hide thumbs Also See for 80C186EA:
Table of Contents

Advertisement

10.1.4.1

Source Synchronization

A typical source-synchronized transfer is shown in Figure 10-3. Most DMA-driven peripherals
deassert their DRQ line only after the DMA transfer has begun. The DRQ signal must be deas-
serted at least four clocks before the end of the DMA transfer (at the T1 state of the deposit phase)
to prevent another DMA cycle from occurring. A source-synchronized transfer provides the
source device at least three clock cycles from the time it is accessed (acknowledged) to deassert
its request line if further transfers are not required.
CLKOUT
DRQ (Case 1)
DRQ (Case 2)
10.1.4.2
Destination Synchronization
A destination-synchronized transfer differs from a source-synchronized transfer by the addition
of two idle states at the end of the deposit cycle (Figure 10-4). The two idle states extend the DMA
cycle to allow the destination device to deassert its DRQ pin four clocks before the end of the
cycle. If the two idle states were not inserted, the destination device would not be able to deassert
its request in time to prevent another DMA cycle from occurring.
The insertion of two idle states at the end of a destination synchronization transfer has an impor-
tant side effect. A destination-synchronized DMA channel gives up the bus during the idle
states, allowing any other bus master to gain ownership. This includes the CPU, the Refresh
Control Unit, an external bus master or another DMA channel.
Fetch Cycle
T1
T2
T3
NOTES:
1. Current source synchronized transfer will not be immediately
followed by another DMA transfer.
2. Current source synchronized transfer will be immediately
followed by another DMA transfer.
Figure 10-3. Source-Synchronized Transfers
DIRECT MEMORY ACCESS UNIT
Deposit Cycle
T4
T1
T2
T3
1
2
T4
A1188-0A
10-5

Advertisement

Table of Contents
loading

This manual is also suitable for:

80c188ea

Table of Contents