Freescale Semiconductor MPC8260 PowerQUICC II Family Reference Manual page 251

Table of Contents

Advertisement

Signal
L_A15
Local bus address 15—Local bus address bit 15 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
SMI
System management interrupt—System management interrupt input to the core.
1
PCI_FRAME
PCI frame—PCI cycle frame input/output pin. Used by the current PCI master to indicate the
beginning and duration of an access. Driven by the PowerQUICC II when its PCI interface is the
master of the access. Otherwise, it is an input.
L_A16
Local bus address 16—Local bus address bit 16 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_TRDY
PCI target ready—PCI target ready input/output pin. This pin is driven by the PowerQUICC II
when its PCI interface is the target of a PCI transfer. Assertion of this pin indicates that the PCI
target is ready to send or accept a data beat.
L_A17
Local bus address 17—Local bus address bit 17 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_IRDY
PCI initiator ready—PCI initiator ready input/output pin. This pin is driven by the PowerQUICC II
when its PCI interface is the initiator of a PCI transfer. Assertion of this pin indicates that the PCI
initiator is ready to send or accept a data beat.
CKSTOP_OUT
Checkstop output—(Output) Assertion of CKSTOP_OUT indicates the core is in checkstop
mode.
L_A18
Local bus address 18—Local bus address bit 18 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_STOP
PCI stop—PCI stop input/output pin. This pin is driven by the PowerQUICC II when its PCI
interface is the target of a PCI transfer. Assertion of this pin indicates that the PCI target is
requesting the master to stop the current PCI transfer.
L_A19
Local bus address 19—Local bus address bit 19 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_DEVSEL
PCI device select—PCI device select input/output pin. This pin is driven by the PowerQUICC II
when its PCI interface has decoded its own address as the target of the current PCI transfer. As
an input, PCI_DEVSEL indicates whether any device on the PCI bus has been selected.
L_A20
Local bus address 20—Local bus address bit 20 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_IDSEL
PCI initialization device select—(Input) Used to select the PowerQUICC II's PCI interface during
a PCI configuration cycle.
L_A21
Local bus address 21—Local bus address bit 21 output pin. In the local address bus bit 14 is most
significant and bit 31 is least significant.
1
PCI_PERR
PCI parity error—PCI data parity error input/output pin. Assertion of this pin indicates that a data
parity error was detected during a PCI transfer (except for a special cycle).
Freescale Semiconductor
Table 6-1. External Signals (continued)
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Description
External Signals
6-11

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mpc8250Mpc8255Mpc8264Mpc8265Mpc8266

Table of Contents