Freescale Semiconductor MPC8260 PowerQUICC II Family Reference Manual page 867

Table of Contents

Advertisement

1
2
Offset
Name
0x00
TSTATE
0x04
ZISTATE
0x08
ZIDATA0
0x0C
ZIDATA1
0x10
TBDFlags
0x12
TBDCNT
0x14
TBDPTR
0x18
ECHAMR
0x1C
TCRC
0x20
RSTATE
0x24
ZDSTATE
0x28
ZDDATA0
0x2C
ZDDATA1
0x30
RBDFlags
0x32
RBDCNT
0x34
RBDPTR
Freescale Semiconductor
Table 28-10. Channel-Specific Parameters for SS7
Width
Word
Tx internal state. The user must write to TSTATE 0xHH80_0000. HH is the TSTATE
High Byte. Refer to
Mode."
Word
Zero-insertion machine state. User-initialized to one of the following values:
0x10000207 for regular channel transmitting all 1s before first frame of data
0x00000207 for regular channel transmitting flags before first frame of data
0x30000207 for inverted channel transmitting all 1s before first frame of data
0x20000207 for inverted channel transmitting flags before first frame of data
Note: Used in conjunction with ZIDATA0 and ZIDATA1.
Word
Zero-insertion high word data buffer. User-initialized to one of the following values:
0xFFFFFFFF allows transmission of all 1s before first frame of data
0x7E7E7E7E allows transmission of flags before first frame of data
Note: Used in conjunction with ZISTATE and ZIDATA1.
Word
Zero-insertion low word data buffer. User-initialized to one of the following values:
0xFFFFFFFF allows transmission of all 1s before first frame of data
0x7E7E7E7E allows transmission of flags before first frame of data
Note: Used in conjunction with ZISTATE and ZIDATA0.
Hword
TxBD flags, used by the CP (read-only for the user)
Hword
Tx internal byte count. Number of remaining bytes in buffer, used by the CP
(read-only for the user)
Word
Tx internal data pointer. Points to current absolute data address of channel, used by
the CP (read-only for the user)
Word
Extended channel mode register. See
(ECHAMR)—SS7
Word
Temporary transmit CRC. Temporary value of CRC calculation result, used by the CP
(read-only for the user)
Word
Rx internal state. To start a receiver channel the user must write to RSTATE
0xHH80_0000. HH is the RSTATE High Byte. Refer to
Receiver State (RSTATE)—HDLC
Word
Zero-deletion machine state (User-initialized to 0x00FFFFE0 for regular channel,
and 0x20FFFFE0 for reversed bit order channel)
Word
Zero-deletion high word data buffer (User-initialized to 0xFFFFFFFF)
Word
Zero-deletion low word data buffer (User-initialized to 0xFFFFFFFF)
Hword
RxBD flags, used by the CP (read-only for the user)
Hword
Rx internal byte count. Number of remaining bytes in buffer, used by the CP
(read-only for the user)
Word
Rx internal data pointer. Points to current absolute data address of channel, used by
the CP (read-only for the user)
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Description
Section 28.3.1.1, "Internal Transmitter State (TSTATE)—HDLC
28.3.4.1, "Extended Channel Mode Register
Mode."
Mode."
Multi-Channel Controllers (MCCs)
Section 28.3.1.4, "Internal
28-19

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mpc8250Mpc8255Mpc8264Mpc8265Mpc8266

Table of Contents