Intel Agilex Configuration User Manual page 61

Hide thumbs Also See for Agilex:
Table of Contents

Advertisement

3. Intel Agilex Configuration Schemes
UG-20205 | 2019.10.09
Figure 21.
FPGA Configuration with Flash Memory Data
You can use the PFL II IP core to either program the flash memory devices, configure your FPGA, or both. To perform both
functions, create separate PFL II functions if any of the following conditions apply to your design:
You modify the flash data infrequently.
You have JTAG or In-System Programming (ISP) access to the configuration host.
You want to program the flash memory device with non-Intel FPGA data, for example initialization storage for an ASSP.
You can use the PFL II IP core to program the flash memory device for the following purposes:
— To write the initialization data
— To store your design source code to implement the read and initialization control with the host logic
3.1.10.1.3. Mapping PFL II IP Core and Flash Address
The address connections between the PFL II IP core and the flash memory device vary depending on the flash memory device
vendor and data bus width.
Send Feedback
Host
Avalon-ST
PFL II
Flash
Interface
Flash
Memory
Intel FPGA
Intel
®
Agilex
Configuration User Guide
61

Advertisement

Table of Contents
loading

Table of Contents