NEC V850E/MA1 User Manual page 168

32-bit single-chip microcontroller
Hide thumbs Also See for V850E/MA1:
Table of Contents

Advertisement

CLKOUT (output)
A0 to A25 (output)
BCYST (output)
CSn/RASm (output)
RD (output)
OE (output)
WE (output)
UWR/UCAS (output)
LWR/LCAS (output)
IORD (output)
IOWR (output)
D0 to D15 (I/O)
Data
(During Read to Write)
D0 to D15 (I/O)
(During Read to Write)
WAIT (input)
Notes 1.
TRPW and TCPW are always inserted for 1 or more cycles.
2.
When a bus cycle accessing another CS space or a read cycle accessing the same CS space
follows this write cycle.
Remarks 1. The broken lines indicate the high-impedance state.
2. n = 0 to 7, m = 1, 3, 4, 6
168
CHAPTER 5
MEMORY ACCESS CONTROL FUNCTION
Figure 5-8. EDO DRAM Access Timing (4/5)
(d) Write timing (when no waits are inserted)
Note 1
TRPW
T1
T2
Row address
Column address
Data
Data
Data
User's Manual U14359EJ4V0UM
Note 1
Note 1
TCPW
TB
TCPW
Column address
Column address
Data
Data
Data
Data
TB
TE
Note 2

Advertisement

Table of Contents
loading

Table of Contents