AMD SB600 Technical Reference Manual page 99

Register reference manual
Hide thumbs Also See for SB600:
Table of Contents

Advertisement

Field Name
Parity Error Response
Wait Cycle Control
SERR# Enable
Fast Back-to-Back
Enable
Reserved
PCI Command register
Field Name
Reserved
MSI Mapping Capability
66 MHz Capable
UDF Supported
Fast Back-to-Back
Capable
Data Parity Error
Detected
DEVSEL Timing
Signaled Target Abort
Received Target Abort
Received Master Abort
Signaled System Error
Detected Parity Error
PCI device status register
©2008 Advanced Micro Devices, Inc.
AMD SB600 Register Reference Manual
Command- RW - 16 bits - [PCI_Reg: 04h]
Bits
Default
6
0b
This bit controls the device's response to parity errors. When
the bit is set, the device must take its normal action when a
parity error is detected. When the bit is 0, the device must
ignore any parity errors that it detects and continue normal
operation.
7
0b
This bit is used to control whether or not a device does
address/data stepping. This module does not use address
stepping. [Read-only]
8
0b
This bit is an enable bit for SERR# driver. A value of 0
disables the SERR# and a value of 1 enables it.
9
0b
This bit indicates whether device is fast back-to-back capable.
ACPI/SMbus does not support this function and so this bit is
always 0. [Read-only]
15:10
00h
STATUS- RW - 16 bits - [PCI_Reg: 06h]
Bits
Default
3:0
4
1/0b
[Read-only] This bit indicates whether the device can support
MSI mapping. For K8 system this device is MSI mapping
capable so default value is 1; for P4 system this device does
not support MSI mapping so default value is 0.
5
1b
This bit indicates whether the device can support 66 MHz.
This device is 66 MHz capable. [Read-only]
6
0b
This bit indicates whether the device supports user definable
feature. This module does not support this feature and so it is
always 0. [Read-only]
7
0b
This bit indicates whether the device is capable of fast back-to-
back cycles. This module does not support this feature and so
it is always 0. [Read-only]
8
0b
Set to 1 if the Parity Error Response bit is set, and the module
has detected PERR# asserted while acting as a PCI master
(regardless PERR# was driven by this module).
10:9
01b
These bits encode the timing of DEVSEL#. This module will
always respond in medium timing and so these bits are always
11.
11
0b
This bit is set by a slave device whenever it terminates a cycle
with a Target-Abort.
12
0b
This bit is set by a master device whenever its transaction is
terminated with a Target-Abort.
13
0b
This bit is set by a slave device whenever it terminates its
transaction with Master-Abort.
14
0b
This bit is set by device whenever the device asserts SERR#.
15
0b
This bit is set by device whenever it detects a parity error,
even if parity error handling is disabled.
Description
Description
SMBus Module and ACPI Block (Device 20, Function 0)
Proprietary
Page 99

Advertisement

Table of Contents
loading

Table of Contents