AMD SB600 Technical Reference Manual page 125

Register reference manual
Hide thumbs Also See for SB600:
Table of Contents

Advertisement

Field Name
SlaveEnable
SMBusShadow1En
SMBusShadow2En
SMBusAlertEnable
Reserved
Field Name
SMBusShadowCmd
Field Name
SMBusSlaveEvent
Field Name
SlaveData
Field Name
SMBusTiming
©2008 Advanced Micro Devices, Inc.
AMD SB600 Register Reference Manual
SMBusSlaveControl - RW - 8 bits - [SMBUS:08h]
Bits
Default
0
0b
Enable the generation of an interrupt or resume event upon an
external SMBus master generating a transaction with an
address that matches the host controller slave port of 10h and
a command field which matches the SMBus slave control
register and a match of corresponding enabled events.
1
0b
Enable the generation of an interrupt or resume event upon an
external SMBus master generating a transaction with an
address that matches the SMBus Shadow 1 register.
2
0b
Enable the generation of an interrupt or resume event upon an
external SMBus master generating a transaction with an
address that matches the SMBus Shadow 2 register.
3
0b
Enable the generation of an interrupt or resume event on the
assertion of AMBALERT_ signal. (This function is not
supported). [Read-only]
7:4
0h
SMBusShadowCmd - RW - 8 bits - [SMBUS:09h]
Bits
Default
7:0
00h
This field contains the command value which was received
during an external SMBus master access whose address field
matched the host slave address (10h) or one of the slave
shadow ports.
SMBusSlaveEvent - RW - 16 bits - [SMBUS:0A-0Bh]
Bits
Default
15:0
0000h
This field contains data bits used to compare against incoming
data to the SMBus Slave Data register. When a bit in this
register is 1 and a corresponding bit in SMBus Slave register
is set, then an interrupt or resume event is generated if the
command value matches the value in the SMBus slave control
register and the access was to SMBus host address 10h.
SlaveData - RW - 16 bits - [SMBUS:0C-0Dh]
Bits
Default
15:0
0000h
This field contains the data value which was transmitted during
an external SMBus master access whose address field
matched one of the slave shadow port addresses or the
SMBus host controller slave port address of 10h.
SMBusTiming - RW - 8 bits - [SMBUS:0Eh]
Bits
Default
7:0
A0h
This register controls the frequency on the SMBUS. The
formula to calculate the frequency is:
Frequency = 66Mhz/(SmBusTiming * 4)
Description
Description
Description
Description
Description
SMBus Module and ACPI Block (Device 20, Function 0)
Proprietary
Page 125

Advertisement

Table of Contents
loading

Table of Contents