Control Group Package Length Table; Command Signals - Sma[12:6,3,0], Sba[1:0], Sras#, Scas#, Swe; Command Signal Routing Topology; Control Group Package Lengths - Intel 855GME Design Manual

Chipset, ich embedded platform
Hide thumbs Also See for 855GME:
Table of Contents

Advertisement

®
Intel
855GME Chipset and Intel
System Memory Design Guidelines (DDR-SDRAM)
5.4.5.4

Control Group Package Length Table

The package length data in the
signal to its associated clock reference length.
Note: Due to the relatively small variance in package length and adequate timing margins it is acceptable
to use a fixed 500 mil nominal package length for all control signals, thereby reducing the
complexity of the motherboard length calculations.
Table 37. Control Group Package Lengths
SCKE[0]
SCKE[1]
SCKE[2]
SCKE[3]
5.4.6
Command Signals – SMA[12:6,3,0], SBA[1:0],
SRAS#, SCAS#, SWE#
The 82855GME command signals, SMA[12:6,3,0], SBA[1:0], SRAS#, SCAS#, and SWE#, are
clocked into the DDR SDRAMs using the clock signals SCK[5:0]/SCK[5:0]#. The GMCH drives
the command and clock signals together, with the clocks crossing in the valid command window.
The command signal group is supported by a daisy-chain topology.
5.4.6.1

Command Signal Routing Topology

The command signal routing shall transition from an external layer to an internal signal layer under
the GMCH. Keep the same internal layer until transitioning to an external layer immediately prior
to connecting the DIMM0 connector pad. At the via transition for DIMM0, continue the signal
route on the same internal layer until transitioning back out to an external layer to connect to the
pad of DIMM1. After DIMM1, transition to the same internal layer or stay on the external layer
and route the signal to Rt.
Intel suggests that the parallel termination (Rt) be placed on both sides of the board to simplify
routing and minimize trace lengths. All internal and external signals shall be ground referenced to
keep the path of the return current continuous.
Resistor packs are acceptable for the parallel command termination resistors but command signals
cannot be placed within the same R-packs as data, strobe, or control signals.
Table 38
command signals routing to DIMM0 and DIMM1.
142
®
6300ESB ICH Embedded Platform Design Guide
Table 37
Signal
Pin Number
SCS[0]#
AD23
SCS[1]#
AD26
SCS[2]#
AC22
SCS[3]#
AC25
AC7
AB7
AC9
AC10
present the recommended topology and layout routing guidelines for the DDR-SDRAM
shall be used to match the overall length of each command
Package Length (mils)
502
659
544
612
443
389
386
376
Figure 71
and

Advertisement

Table of Contents
loading

This manual is also suitable for:

6300esb

Table of Contents