Mmu Data Tablewalk Control Register - Motorola MPC823e Reference Manual

Microprocessor for mobile computing
Table of Contents

Advertisement

Memory Management Unit
V—Entry Valid
Default value on instruction TLB miss is 1.
0 = Entry is not valid.
1 = Entry is valid.
11.6.1.11 MMU DATA TABLEWALK CONTROL REGISTER. The MMU data tablewalk
control (MD_TWC) register contains the second level pointer and access protection group
of an entry to be loaded into the translation lookaside buffer.
MD_TWC
BIT
0
1
2
FIELD
RESET
R/W
ADDR
BIT
16
17
18
FIELD
L2TB
RESET
R/W
R/W
ADDR
NOTE: — = Undefined.
L2TB—Tablewalk Level 2 Base Value
These bits are the most-significant bits of the level two pointer.
Bits 20–22—Reserved
When written, these bits are reserved and must be set to 0. When read, they return
MD_EPN[10:19] when MD_CTR
APG—Access Protection Group
When written, this field supports a maximum of 16 protection groups. It is set to 0000 on the
data TLB miss. When read, it returns MD_EPN[10:19] when MD_CTR
MD_EPN[12:21] when MD_CTR
G—Guarded
When written, this bit of the entry has the following settings and is set to 0 on a data TLB
miss:
0 = Unguarded storage.
1 = Guarded storage.
11-34
3
4
5
6
7
L2TB
R/W
SPR 797
19
20
21
22
23
RESERVED
R/W
SPR 797
= 1 and MD_EPN[12:21] when MD_CTR
TWAM
= 0.
TWAM
MPC823e REFERENCE MANUAL
8
9
10
11
12
24
25
26
27
28
APG
G
PS
R/W
R/W
R/W
= 1 and
TWAM
13
14
15
29
30
31
WT
V
R/W
R/W
= 0.
TWAM
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents