Intel 8XC196MC User Manual page 180

Table of Contents

Advertisement

SP x _CON (Continued)
x = 0–1 (8XC196MH)
The serial port control (SP x _CON) register selects the communications mode and enables or disables
the receiver, parity checking, and nine-bit data transmission.
7
8XC196MH
M2
Bit
Bit
Number
Mnemonic
3
REN
2
PEN
1:0
M1:0
Figure 7-6. Serial Port Control (SP x _CON) Register (Continued)
DIR
PAR
TB8
Receive Enable
Setting this bit enables receptions. When this bit is set, a falling edge on
the RXD x pin starts a reception in mode 1, 2, or 3. In mode 0, this bit must
be clear for transmission to begin and must be set for reception to begin.
Clearing this bit stops a reception in progress and inhibits further
receptions. To avoid a partial or undesired reception, clear this bit before
clearing the RI flag in SP x _STATUS. This can be handled in an interrupt
environment by using software flags or in straight-line code by using the
interrupt pending register to signal the completion of a reception.
Parity Enable
In modes 1 and 3, setting this bit enables the parity function. This bit must
be cleared if mode 2 is used. When this bit is set, TB8 takes the parity
value on transmissions and SP x _STATUS.7 becomes the receive parity
error bit.
Mode Selection
These bits along with bit 7 select the communications mode.
M2
M1
M0
0
0
0
synchronous mode 0
X
0
1
mode 1
X
1
0
mode 2
X
1
1
mode 3
1
0
0
synchronous mode 4
Get other manuals https://www.bkmanuals.com
SERIAL I/O (SIO) PORT
Address:
Reset State:
REN
PEN
M1
Function
1F83H, 1F8BH
00H
0
M0
7-11

Advertisement

Table of Contents
loading

This manual is also suitable for:

8xc196md8xc196mh

Table of Contents